

Applied Mathematics & Information Sciences An International Journal

http://dx.doi.org/10.12785/amis/091L18

# P-Channel Gd<sub>2</sub>O<sub>3</sub> Trapping Layer for SONOS-Type Flash Memory

Yu-Hsien Lin<sup>1,\*</sup>, Hsin-Chiang You<sup>2</sup>, Jhih-Yong Hsu<sup>1</sup> and Jyun-Han Li<sup>1</sup>

<sup>1</sup> Department of Electronic Engineering, National United University, 36003 Miaoli, Taiwan, R.O.C.
<sup>2</sup> Department of Electronic Engineering, National Chin-Yi University of Technology, 41170 Taichung, Taiwan, R.O.C.

Received: 19 Nov. 2013, Revised: 20 Mar. 2014, Accepted: 21 Mar. 2014 Published online: 1 Feb. 2015

**Abstract:** This paper proposes and demonstrates a p-channel SONOS-type memory based on a high- $\kappa$  dielectric material gadolinium oxide (Gd<sub>2</sub>O<sub>3</sub>) trapping layer. In the proposed design, we used band-to-band hot electron injection for programming, and channel hothole injection for erasing through a highly efficient charge storage device operation. The proposed design has a total memory window of 11V, 10-year V<sub>t</sub> retention window with approximately 9% charge loss, and sufficient memory window for 104 programming/erasing cycles of endurance. The proposed p-channel SONOS-type Gd<sub>2</sub>O<sub>3</sub> trapping layer flash memory exhibits large memory windows, high program/erase speed, excellent endurance, and optimal disturbance characteristics.

Keywords: Flash memory, gadolinium oxide, nonvolatile memory, p-channel

## **1** Introduction

Flash memories are widely applied to digital cameras, tablet PCs, and smart phones as a portable mass storage. A crucial challenge in the electronics industry is obtaining nonvolatile low-powered fast memories with short dimensions. Conventional floating gate (FG) memory devices encounter problems with scaling down because they use a thick tunneling oxide to guarantee a long charge retention time for continuous charge storage [1,2, 3,4,5]. Upon scaling the tunneling oxide thickness down, the FG easily loses charge due to defect generation caused by program/erase cycles or direct current tunneling [6].

A SONOS-like (silicon-oxide-nitride-oxide-silicon) structure including nitride memories and nanocrystal memories for charging devices has recently become attractive because it does not have a planar scaling problem for floating gate isolation and exhibits considerable potential for achieving high program/erase speed, low programming voltage, and low power performance [6,7,8,9,10,11,12,13,14,15,16,17].

Recently, n-channel flash memories have been used in the design of flash memory products. However, the high voltage operation results in large power consumption through channel-hot-electron (CHE) programming. Therefore, the p-channel flash memory device using band-to-band tunneling-induced hot electron injection (BBHE) was proposed [18,19,20]. For the comparison with n-channel flash memory device, p-channel flash memory devices offer several advantages, such as lower power consumption, higher program/erase speed, and superior reliability.

Several recent studies presented various types of high- $\kappa$  dielectric trapping layers as potential candidates for replacing Si<sub>3</sub>N<sub>4</sub> to provide discrete charge storage in nonvolatile memory [21,22,23,24,25,26]. Furthermore, high- $\kappa$  dielectric materials can improve the gate capacitance, and maintain an equivalent potential difference for a greater thickness compared to SiO<sub>2</sub>. Therefore, the leakage through the dielectric can be minimized, and the scaling limits can be extended. Moreover, to achieve a large memory window for differentiating between stable program and erased states, high- $\kappa$  dielectric trapping layer can provide sufficiently high trapping density for charge storage [27,28].

Using the high- $\kappa$  trapping layer for flash memory exhibits several advantages, for example, easy fabrication, high program/erase speed, low program/erase operation voltage, power consumption, and higher potential for scalability below the 40-nm node according to the International Technology Roadmap for Semiconductors (ITRS) [29].

<sup>\*</sup> Corresponding author e-mail: yhlin@nuu.edu.tw



Rare earth oxides, such as  $Gd_2O_3$ , are attractive candidates for trapping layer memory because of their thermodynamic stability consideration, high dielectric constant, proper conduction, and valence band offset with Si, low lattice mismatch with silicon, and excellent electrical properties [30,31,32]. High trapping state densities can improve the charge-trapping efficiency, and ultimately achieve a larger operation window. This makes it possible to further reduce the operation voltage and potentially improve memory device scaling.

The experiments in this study fabricated a high-performance p-channel nonvolatile memory with a high- $\kappa$  material gadolinium oxide (Gd<sub>2</sub>O<sub>3</sub>) charge-trapping layer. The proposed design exhibited excellent characteristics regarding a considerably large memory window, high-speed program/erase, excellent endurance, and optimal disturbance.

#### **2** Experimental

Fig. 1 schematically depicts the device structure and process flow of the proposed flash memory. The fabrication process of the p-channel Gadolinium oxide memory devices began with a LOCOS isolation process on n-type,  $5 - 10\Omega cm$  (100), 150mm silicon substrates.

First, a 3-nm-thick tunnel oxide was thermally grown at 1000°C in a vertical furnace system. A 5-nm-thick Gadolinium oxide layer was subsequently deposited by the E-gun method with Gadolinium oxide targets. The samples subsequently underwent RTA treatment in N<sub>2</sub>O ambient at 900°C for 1 min. A blocking oxide approximately 10-nm-thick was subsequently deposited by high-density plasma chemical vapor deposition (HDPCVD), followed by a 1 min, 900°C N<sub>2</sub> densification process.

A 200-nm-thick poly-Si layer was subsequently deposited by LPCVD to serve as the gate electrode. The gate electrode was patterned, and the source/drain (S/D) and gate were doped with self-aligned BF<sub>2</sub> ion implantation at a dosage and energy of  $5x10^{15}ions/cm^{-2}$  and 20KeV, respectively. The substrate contact was patterned, and the sub-contact was implanted with phosphorous at a dosage and energy of  $5x10^{15}ions/cm^{-2}$  and 40KeV, respectively. After these implantations, the dopants were activated at  $950^{\circ}C$  for 20s. Standard CMOS procedures were subsequently completed to fabricate p-channel Gadolinium oxide high- $\kappa$  memory devices.

### **3 Results and Discussion**

For the operation of the proposed p-channel  $Gd_2O_3$  trapping layer flash memories, we used band-to-band hot-electron injection and channel hot-hole injection for the programming and erasing, respectively. All devices described in this paper had dimensions of  $L/W = 2/2\mu m$ .



**Fig. 1:** P-channel  $Gd_2O_3$  flash memory cross-section cell structure and process flow of the proposed flash memory cell.



**Fig. 2:**  $I_{DS}$ - $V_{GS}$  characteristics of P-Channel Gd<sub>2</sub>O<sub>3</sub> memory devices.

Fig. 2 shows the Ids-Vgs curves of the p-channel Gd<sub>2</sub>O<sub>3</sub> trapping layer memory devices with programming time of 1*ms* and erasing time of 0.1*ms*. Band-to-band hot-induced electron (BTBHE) and channel hot hole (CHH) were employed for programming and erasing, respectively. Both source and substrate terminals were biased at 0V. The  $V_t shift$  is defined as the threshold voltage change of a device between the written and the erased states. A relatively large memory window of about 4V can be achieved. (Programming conditions:  $V_g = 8V$ ,  $V_d = -10V$  for 0.1*ms*; erasing conditions:  $V_g = -10V$ ,  $V_d = -11V$  for 1*ms*.)

Fig. 3 shows the program speed of the p-channel Gd<sub>2</sub>O<sub>3</sub> flash memory. We used band-to-band hot-induced electron (BTBHE) to the program, and the program conditions were 1)  $V_g = 6V$ ,  $V_d = -7V$ , 2)  $V_g = 7V$ ,  $V_d = -8V$ , and 3)  $V_g = 8V$ ,  $V_d = -10V$ . The program speed can be as fast as 0.1ms with a 4.1V memory window for program condition  $V_g = 8V$ ,  $V_d = -10V$ . As shown in Fig. 3, the  $V_{th}$  shift increases in conjunction with the applied gate voltage. This occurred because a larger applied gate voltage generates a greater number of hot electrons. More electrons are able to cross the barrier



Fig. 3: Program characteristics of the p-channel Gd<sub>2</sub>O<sub>3</sub> flash memory devices with various programming conditions.



Fig. 4: Erase characteristics of the p-channel Gd<sub>2</sub>O<sub>3</sub> flash memory devices with various erasing voltages.

height and are trapped in the Gd<sub>2</sub>O<sub>3</sub> trapping layer; therefore, the  $V_{th}$  shift increases.

The erase speed of the p-channel Gd<sub>2</sub>O<sub>3</sub> flash memory is also demonstrated in Fig. 4. We used channel hot hole (CHH) to erase, and the erase conditions were as follows: 1)  $V_g = -8V$ ,  $V_d = -9V$ , 2)  $V_g = -9V$ ,  $V_d = -10V$ , 3)  $V_g = -9V$ ,  $V_d = -11V$ , and 4)  $V_g = -10V$ ,  $V_d = -12V$ . The normalized erase speed curve appears in Fig. 4, and the same explanation can be applied on the  $V_{th}$  shift as the gate voltage increases in negativity. The use of BTBHE to program and CHE to erase can yield high program/erase efficiency.

Fig. 5 illustrates the retention characteristics observed at temperatures of  $25^{\circ}C$  and  $85^{\circ}C$ , and under 10 000 P/E (program/erase) cycles device at  $85^{\circ}C$ . At room temperature and at a high temperature of  $85^{\circ}C$ , the charge



Fig. 5: Retention characteristics of p-channel Gd<sub>2</sub>O<sub>3</sub> flash memory devices at temperatures of  $25^{\circ}C$  and  $85^{\circ}C$ , and under 10000P/E (program/erase) cycles device at  $85^{\circ}C$ .

loss of the p-channel Gd<sub>2</sub>O<sub>3</sub> flash memory was below 9% and 14%, which is an estimation based on an extrapolation at 108 s. This behavior may be closely related to the trap energy level in high- $\kappa$  dielectrics [27]. For the 10 000 P/E cycles device at a temperature of  $85^{\circ}C$ , we observed a considerable charge loss of approximately 28%, which is an estimation based on an extrapolation at 108s. This strong temperature dependence was predictable from the large activation energy; however, the detailed mechanism remains under investigation.

Fig. 6 displays the endurance characteristics after 105P/E cycles (programming conditions:  $V_{g} = 8V$ ,  $V_d = -10V$  for 0.1ms; erasing conditions:  $V_g = -10V$ ,  $V_d = -11V$  for 1ms). A slight memory window narrowing occurred, and the individual threshold voltage shifts became visible in the program and erase states after 102 cycles. This finding suggests the formation of operation-induced trapped electrons [33]. This feature is closely related to the use of the thin tunnel oxide and the minute amount of residual charge remaining in the tunnel oxide and  $Gd_2O_3$  layer after cycling. After 104P/Ecycles, the memory window for distinguished charge storages was fixed at approximately 1.7V. This finding suggests that the p-channel Gd<sub>2</sub>O<sub>3</sub> flash memory can be a candidate for the SONOS-like memory application.

Fig. 7 displays the gate disturbance characteristics in the erasing state. Gate disturbance may occur during programming for cells sharing a common word-line when one of the cells is being programmed. We observed a threshold voltage shift of only 0.1V under the following conditions:  $V_g = 10V$ ;  $V_s = V_d = V_{sub} = 0V$ ; stressed for 1000s. Two possible causes are proposed for small gate disturbance. First, when a flash cell is programmed by Fowler-Nordheim tunneling (FN tunneling), electron injection from the floating gate resulting in electron-hole

143



144

Fig. 6: Endurance characteristics of p-channel  $Gd_2O_3$  flash memory devices after 104P/E cycles.

**P/E** cycles



**Fig. 7:** Gate disturbance characteristics of p-channel Gd<sub>2</sub>O<sub>3</sub> flash memory devices: A threshold voltage shift of 0.1*V* occurred after stressing at  $V_g = 10V$  and  $V_s = V_d = V_{sub} = 0V$  for 1,000*s*.

pairs by impact ionization occurred at the  $Si-SiO_2$ interface. For the p-channel device, the programmed electron is the minority carrier of the part of n-type substrate, and a lower amount of electrons is injected and trapped into the oxide. Therefore, the gate disturbance of the p-channel flash device is superior to that of the n-channel flash device. Second, because of the small voltage drop at the tunnel oxide when using the serial capacitor voltage divider model, this memory exhibits excellent gate disturb characteristics, even with such a thin tunnel oxide.

Fig. 8 presents the programming drain disturbance of the proposed p-channel  $Gd_2O_3$  trapping layer SONOS-type memory. Three distinct drain voltages  $(V_d = -10, -11, \text{ and } -12V)$  were applied in the programming drain disturbance measurements at room temperatures. We observed that a sufficient programming



**Fig. 8:** Drain disturbance characteristics of the p-channel Gd<sub>2</sub>O<sub>3</sub> flash memory cells: A sufficient programming drain disturbance margin exists ( $\Delta V_t < 0.5V$ ) after programming at a value of  $V_d$  of -12V at room temperature.

drain disturb margin exists ( $\Delta V_t < 0.5V$ ), even after programming at a value of  $V_d$  of -12V under room temperature, and after stressing for 1000s. Fig. 9 demonstrates the read disturbance-induced erase-state threshold voltage instability in a p-channel-localized Gd<sub>2</sub>O<sub>3</sub> trapping storage flash memory cell under several operation conditions. For two-bit operation, the applied bit-line voltage in a reverse-read scheme must be sufficiently large (> -2V) to permit a read through of the trapped charge in the neighboring bit. The read-disturb effect is the result of two factors, that is, the word-line and the bit-line. The word-line voltage during reading may enhance the room-temperature drift in the neighboring bit [34, 35, 36]. Conversely, a relatively large read bit-line voltage may cause unwanted channel hot-hole injection, and subsequently result in a considerable threshold voltage shift of the neighboring bit. In our measurements, the gate and drain biases were applied, and the source was grounded. The results demonstrate that almost no read disturbance occurred in the proposed p-channel-localized Gd<sub>2</sub>O<sub>3</sub> flash memory under low-voltage reading ( $V_g = -2V$ ;  $V_d = -2.5V$ ). For a larger memory window, we discovered that only a small read disturbance (approximately 0.1V) occurred after operation at a value of Vd of -3V for 1000s at  $25^{\circ}C$ .

Table 1 summarizes the bias conditions for two-bit operation. We programmed the Bit1 and Bit2 with the bias condition of  $V_d = -10V$  and  $V_g = 8V$  with the programming time of 0.1ms, and erased the Bit1 and Bit2 with the bias condition of  $V_d = 10V$  and  $V_g = -10V$  with the erasing time of 1ms. The read operation was achieved using a reverse read scheme with  $V_d = -3V$  and  $V_g = -2V$ . The depletion regions of drain side and source side are able to mask the effect of the stored charge. Therefore, We employ forward and reverse reads to detect



 $E :> 10^{-1}$ 

 $P :> 10^{-3}$ 

 $E :> 10^{-3}$ 

 $P :> 10^{-6}$ 

 $E :> 10^{-5}$ 

 $> 10^{7}$ 

 $> 10^{6}$ 



Fig. 9: Read disturbance characteristics of the p-channel Gd<sub>2</sub>O<sub>3</sub> flash memory: A slight  $V_t$  shift occurred for  $V_d = -3V$ , after 1,000s at  $25^{\circ}C$ .

Table 1: Operating principles and bias conditions utilized during the operation of the p-channel Gd<sub>2</sub>O<sub>3</sub> flash memory.

|       |       | Program | Erase | Read  |
|-------|-------|---------|-------|-------|
| Bit 1 | $V_G$ | 8V      | -10V  | -2V   |
|       | $V_D$ | -10V    | -11V  | 0V    |
|       | $V_S$ | 0V      | 0V    | < -3V |
| Bit 2 | $V_G$ | 8V      | -10V  | -2V   |
|       | $V_D$ | 0V      | 0V    | < -3V |
|       | $V_S$ | -10V    | -1V   | 0V    |

the information stored in the programmed bit 1 and bit 2, respectively.

Table 2 presents a comparison of our results with those of recent investigations into new devices [13,21,25, 37]. Our system shows a number of salient features. First, our p-channel Gd<sub>2</sub>O<sub>3</sub> flash memory exhibit larger memory windows than do the other systems because of the large trap density of the high- $\kappa$  dielectric materials. Second, we observed good retention with localized charge storage by using high- $\kappa$  dielectric materials as the trapping layer. Third, with respect to the P/E speed, we obtained a high speed of operation because we used band-to-band hot-electron programming and channel hot-hole erasing for the p-channel devices. Finally, we have enough memory window of our p-channel Gd<sub>2</sub>O<sub>3</sub> flash memory for distinguished charge storages after 104P/E cycles. These advantages suggest that the p-channel Gd<sub>2</sub>O<sub>3</sub> flash memory can be a candidate for the SONOS-like memory application in the future.

## 4 Conclusions

This study investigated the effect of memory on the performance of p-channel Gd<sub>2</sub>O<sub>3</sub> SONOS-type flash

| he most recent works on SONOS-type memory devices |                              |                             |                                  |                   |  |  |  |
|---------------------------------------------------|------------------------------|-----------------------------|----------------------------------|-------------------|--|--|--|
|                                                   | Memory<br>windows<br>(volts) | 20%<br>charge<br>loss (sec) | P/E<br>speed<br>(sec)            | Endurance         |  |  |  |
| This<br>Work                                      | 11V                          | > 10 <sup>8</sup>           | $P :> 10^{-5}$<br>$E :> 10^{-4}$ | > 10 <sup>4</sup> |  |  |  |
| HfO <sub>2</sub><br>[25]                          | 7V                           | > 10 <sup>5</sup>           | $P :> 10^{-5}$<br>$E :> 10^{-5}$ | > 10 <sup>5</sup> |  |  |  |
| Si dots                                           | 2.2V                         | $> 10^{6}$                  | $P :> 10^{-6}$                   | > 10 <sup>4</sup> |  |  |  |

 $> 10^4$ 

 $> 10^{8}$ 

Table 2: Comparison of memory characteristics of this work to tł

memory. The proposed design exhibited excellent characteristics regarding large memory windows, high-speed program/erase, excellent endurance, and optimal retention for device operation. Small voltage shift of gate disturbance, drain disturbance, and read disturbance characteristics can be achieved. Hence, Gd<sub>2</sub>O<sub>3</sub> may be a candidate material for the trapping layers of p-channel SONOS-type memory.

#### Acknowledgement

This project was sponsored by the National Science Council of Taiwan under contract No. 100-2218-E-239-002-.

### References

[37]

Metal dots

[13]

SONOS

[21]

7V

5.2V

- [1] J. J. Lee, X. Wang, W. Bai, N. Lu, and D. L. Kwong, Theoretical and experimental investigation of Si nanocrystal memory device with HfO<sub>2</sub> high- $\kappa$  tunneling dielectric, IEEE Trans. Electron Devices. 50, 2067-2072 (2003).
- [2] S. Tiwari, F. Rana, K. Chan, H. Hanafi, C. Wei, and D. Buchanan, Volatile and nonvolatile memories in silicon with nano-crystal storage, In Proc. of the IEEE Int. Electron Devices Meeting Technical Digest, 521-524 (1995).
- [3] B. D. Salvo, C. Gerardi, R. van Schaijk, S. A. Lombardo, D. Corso, C. Plantamura, S. Serafino, G. Ammendola, M. van Duuren, P. Goarin, W. Y. Mei, K. van der Jeugd, T. Baron, M. Gely, P. Mur, and S. Deleonibus, Performance and Reliability Features of Advanced Nonvolatile Memories Based on Discrete Traps (Silicon Nanocrystals, SONOS), IEEE Transactions on Device and Materials Reliability, 4, 377-389 (2004).



- [4] J. Witters, G. Groeseneken, and H. Maes, Degradation of Tunnel-Oxide Floating-Gate EEPROM Devices and the Correlation with High Field-Current-Induced Degradation of Thin Gate Oxides. IEEE Transactions on Electron Devices, 36, 1663-1682 (1989).
- [5] A. Kolodny, S.T.K. Nieh, B. Eitan and J. Shappir, Analysis and modeling of floating-gate EEPROM cells. IEEE Transactions on Electron Devices, 33, 835-844 (1986).
- [6] R. Bez, E. Camerlenghi, A. Modelli, and A. Visconti, Introduction to Flash Memory. Proceedings of the IEEE, 91, 489-502 (2003).
- [7] Y. H. Lin, C. H. Chien, C. T. Lin, C. Y. Chang, and T. F. Lei, High Performance Nonvolatile HfO<sub>2</sub> Nanocrystal Memory, IEEE Electron Device Letters, 26, 154-156 (2005).
- [8] Y. N. Tan, W. K. Chim, B. J. Cho, and W. K. Choi, Over-Erase Phenomenon in SONOS-Type Flash Memory and its Minimization Using a Hafnium Oxide Charge Storage Layer, IEEE Transactions on Electron Devices, **51**, 1143-1147 (2004).
- [9] M. F. Hung, Y. C. Wu, Z. Y. Tang, High performance gateall-around poly-Si nanowire with Si nanocrystals nonvolatile memory, Applied Physics Letters, 98, 162108 (2011).
- [10] L. C. Chen, Y. C. Wu, T. C. Lin, J. Y. Huang, M. F. Hung, J. H. Chen, and C. Y. Chang, Poly-Si Nanowire Nonvolatile Memory With Nanocrystal IndiumGalliumZincOxide Charge-Trapping Layer, IEEE Electron Device Letters, 31, 1407-1409 (2010).
- [11] M. L. Ostraat, J. W. De Blauwe, M. L. Green, L. D. Bell, M. L. Brongersma, J. Casperson, R. C. Flagan, and H. A. Atwater, Synthesis and characterization of aerosol silicon nanocrystal nonvolatile floating-gate memory devices, Applied Physics Letters, **79**, 433-435 (2001).
- [12] T. Baron, B. Pellissier, L. Perniola, F. Mazen, J. M. Hartmann and G. Polland, Chemical vapor deposition of Ge nanocrystals on SiO<sub>2</sub>, Applied Physics Letters, 83, 1444-1446 (2003).
- [13] C. Lee, A. Gorur-Seetharam and E. C. Kan, Operational and reliability comparison of discrete-storage nonvolatile memories: Advantages of single- and double-layer metal nanocrystals, In Proc. of the IEEE Int. Electron Devices Meeting Technical Digest, 557- 561 (2003).
- [14] Y. H. Lin, C. H. Chien, C. T. Lin, C. W. Chen, C. Y. Chang and T. F. Lei, High Performance Multi-bit Nonvolatile HfO2 Nanocrystal Memory Using Spinodal Phase Seperation of Hafnium Silicate, In Proc. of the IEEE Int. Electron Devices Meeting Technical Digest, 1080-1081 (2004).
- [15] Y. H. Lin, C. H. Chien, T. H. Chou, T. S. Chao, C. Y. Chang and T. F. Lei, 2-bit Poly-Si-TFT Nonvolatile Memory Using Hafnium oxide, Hafnium Silicate and Zirconium silicate, In Proc. of the IEEE Int. Electron Devices Meeting Technical Digest, 949-953 (2005).
- [16] H. Zhou, B. Li, Z. Yang, N. Zhan, D. Yan, R. K. Lake, and J. Liu, TiSi<sub>2</sub> Nanocrystal Metal Oxide Semiconductor Field Effect Transistor Memory, IEEE Transactions on Nanotechnology, **10**, 499-505 (2011).
- [17] V. A. Gritsenko, K. A. Nasyrov, Yu. N. Novikov, A. L. Aseev, S. Y. Yoon, J. W. Lee, E. H. Lee and C. W. Kim, A new low voltage fast SONOS memory with high-κ dielectric, Solid-State Electronics, 47, 1651-1656 (2003).
- [18] S. S. Chung, S. N. Kuo, C. M. Yih, and T. S. Chao, Performance and Reliability Evaluations of P-Channel Flash

Memories with Different Programming Schemes, In Proc. of the IEEE Int. Electron Devices Meeting Technical Digest, 295-298 (2002).

- [19] T. Ohnakado, K. Mitsunaga, M. Nunoshita, H. Onoda, K. Sakakibara, N. Tsuji, N. Ajika, M. Hatanaka and H. Miyoshi, Novel Electron Injection Method Using Band-to-Band Tunneling Induced Hot Electron (BBHE) for Flash Memory with a P-channel Cell, In Proc. of the IEEE Int. Electron Devices Meeting Technical Digest, 279-282 (1995).
- [20] S. S. Chung, S. T. Liaw, C. M. Yih, Z. H. Ho, C. J. Lin, D. S. Kuo, and M. S. Liang, N-Channel Versus P-Channel Flash EEPROM-Which one has better reliabilities, In Proc. of the IEEE International Reliability Physics Symposium, 67-72 (2001).
- [21] T. Sugizaki, M. Kobayashi, M. Ishidao, H. Minakata, M. Yamaguchi, Y. Tamura, Y. Sugiyama, T. Nakanishi, and H. Tanaka, Novel multi-bit SONOS type flash memory using a high-k charge trapping layer, In Proc. of the VLSI Symposium Technical Digest, 27-28 (2003).
- [22] Y. H. Lin, C. H. Chien, T. Y. Yang and T. F. Lei, 2-Bit Lanthanum Oxide Trapping Layer Nonvolatile Flash Memory, Journal of The Electrochemical Society, **154**, H619-H622 (2007).
- [23] Y. H. Lin, H. C. You, and C. H. Chien, Two-bit/four-level Pr2O3 trapping layer for silicon-oxide-nitride-oxide-silicontype flash memory, Journal of Vacuum Science & Technology B, **30**, 011201 (2012).
- [24] G. D. Wilk, R. M. Wallace, and J. M. Anthony, High- $\kappa$  gate dielectrics: Current status and materials properties considerations, Journal of Applied Physics, **89**, 5243-5275 (2001).
- [25] Y. H. Lin, C. H. Chien, C. Y. Chang, and T. F. Lei, Annealing Temperature Effect on the Performance of Nonvolatile HfO<sub>2</sub> SONOS-type Flash Memory, Journal of Vacuum Science & Technology A, 24, 682-685 (2006).
- [26] H. C. You, T. H. Hsu, F. H. Ko, J. W. Huang, W. L. Yang, T. F. Lei, SONOS Type Flash Memory Using an HfO<sub>2</sub> as a Charge Trapping Layer Deposited by the Sol-Gel Spin Coating Method, IEEE Electron Device Letters, 27, 653-655 (2006).
- [27] Y. H. Lin, C. H. Chien, C. T. Lin, C. Y. Chang, and T. F. Lei, Novel Two-Bit HfO2 Nanocrystal Nonvolatile Flash Memory, IEEE Transactions on Electron Devices, 53, 782-789 (2006).
- [28] Y. H. Lin, C. H. Chien, T. H. Chou, T. S. Chao, and T. F. Lei, Low-Temperature Polycrystalline Silicon Thin-Film Flash Memory with Hafnium Silicate, IEEE Transactions on Electron Devices, 54, 531-536 (2007).
- [29] Test and test equipment, In The International Technology Roadmap for Semiconductors (ITRS), 27-28 (2001).
- [30] N. K. Sahoo, M. Senthilkumar, S. Thakur, and D. Bhattacharyya, Correlation of optical and microstructural properties of Gd<sub>2</sub>O<sub>3</sub> thin films through phase-modulated ellipsometry and multi-mode atomic force microscopy, Applied Surface Science, **200**, 219-230 (2002).
- [31] J. C. Wang, C. S. Lai, Y. K. Chen, C. T. Lin, C. P. Liu, M. R. S. Huang, and Y. C. Fang, Characteristics of Gadolinium Oxide Nanocrystal Memory with Optimized Rapid Thermal Annealing, Electrochemical and Solid-State Letters, 12, H202-H204 (2009).

# 147

- [32] M. P. Singh, C. S. Thakur, K. Shalini, S. Banerjee, N. Bhat, and S. A. Shivashankar, Structural, optical, and electrical characterization of gadolinium oxide films deposited by lowpressure metalorganic chemical vapor deposition, Journal of Applied Physics, **96**, 5631-5637 (2004).
- [33] [33] T. S. Chen, K. H. Wu, H. Chung, and C. H. Kao, Performance improvement of SONOS memory by bandgap engineer of charge-trapping layer, IEEE Electron Device Letters, 25, 205-207 (2002).
- [34] W. J. Tsai, C. C. Yeh, N. K. Zous, C. C. Liu, S. K. Cho, T. Wang, S. C. Pan, and C. Y. Lu, Positive oxide chargeenhanced read disturb in a localized trapping storage flash memory cell, IEEE Transactions on Electron Devices, 51,, 434-439 (2004).
- [35] S. Satoh, G. Hemink, K. Hatakeyama, and S. Aritome, Stress-Induced Leakage Current of Tunnel Oxide Derived from Flash Memory Read-Disturb Characteristics, IEEE Transactions on Electron Devices, 45, 482-486 (1998).
- [36] W. J. Tsai, N. K. Zous, C. J. Lie, C. C. Liu, C. H. Chen, T. Wang, Data retention behavior of a SONOS type two-bit storage flash memory cell, In Proc. of the IEEE Int. Electron Devices Meeting Technical Digest, 719-722 (2001).
- [37] R. Muralidhar, R. F. Steimle, M. Sadd, R. Rao, C. T. Swift, E. J. Prinz, J. Yater, L. Grieve, K. Harber, B. Hradsky, S. Straub, B. Acred, W. Paulson, W. Chen, L. Parker, S. G. H. Anderson, M. Rossow, T. Merchant, M. Paransky, T. Huynh, D. Hadad, Ko-Min Chang, and B. E. White Jr., A 6V Embedded 90nm Silicon Nanocrystal Nonvolatile Memory, In Proc. of the IEEE Int. Electron Devices Meeting Technical Digest, 601-605 (2003).



Yu-Hsien Lin was born in Yi-Lan, Taiwan, R.O.C., on June 18, 1979. received He the B.S., M.S. and Ph.D. degrees in electronics engineering from National Chiao-Tung University, Hsinchu, Taiwan, R.O.C., in 2001, 2002, and 2006 respectively. His Ph.D.

dissertation research focused on engineering and physics of advanced memory devices (in particular, nanocrystal based). From 2006 to 2010, he was with the Taiwan Semiconductor Manufacturing Company (TSMC), Taiwan, as a Principle Engineer working on the research and design for N40/N20 process integration and device performance improvement. In 2011, he joined the Department of Electronic Engineering, National United University, Miaoli, Taiwan. R.O.C., and currently he is an Associate Professor. His research interests include novel nonvolatile memory devices, high-k dielectric materials for CMOS devices, and poly-Si thin film transistors.



Hsin-Chiang You was born in Changhua, Taiwan, R.O.C., on May 23, 1977. He received the B.S. and M.S. degrees in electrical engineering from Feng Chia University, Taichung, Taiwan, in 1999 and 2001, respectively. He received the Ph.D. degree in electronics

engineering from National Chiao-Tung University, Hsinchu, Taiwan, R.O.C., in 2006. His Ph.D. dissertation research focused on nano-devices and memories. From 2007 to 2009, he was with the Department of Computer Science and Information Engineering, Asia University, Taichung, Taiwan, as an Assistant Professor. In 2009, he joined the Department of Electronic Engineering, National Chin-Yi University of Technology, Taichung, Taiwan. R.O.C., and currently he is an Assistant Professor. His research interests include nano-devices and flexible devices.



Jhih-Yong Hsu was born in Changhua, Taiwan, R.O.C., on June 8, 1990. He received the B.S. degrees in electronics engineering from National United University, Maoli, Taiwan, R.O.C., in 2012, where he is currently pursuing the M.S. degree in electronics engineering. His research interests include

high dielectric constant materials for CMOS devices and resistive random access memory, and reliability analysis.



Jyun-Han Li was born in Miaoli, Taiwan, R.O.C., on November 1, 1989. He received the B.S. degrees in electronics engineering from National United University, Miaoli, Taiwan, R.O.C., in 2012 and 2013, respectively, where he is currently pursuing the M.S. degree in

electronics engineering. His research interests include high mobility materials for CMOS devices, and reliability analysis.